![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 22](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794022.webp)
GD32E23x User Manual
22
Figure 1-1. The structure of the Cortex
®
-M23processor
Cortex-M23
Processor core
Nested
Vectored
Interrupt
Controller
(NVIC)
Data
Watchpoint
And Trace
(DWT)
Breakpoint
Unit
Bus Matrix
Processor
Romtable
AHB Master
Single-cycle IO port
IRQ interface
Single Wire Debug
interface
1.2.
System architecture
The system architecture of GD32E23x
series is shown in the following figure. The AHB
matrix based on AMBA 5 AHB-LITE is a multi-layer AHB, which enables parallel access
paths between multiple masters and slaves in the system. Two masters on the AHB matrix,
including AHB bus of the Cortex
®
-M23 core and DMA. The AHB matrix consists of four
slaves, including the flash memory controller, internal SRAM, AHB1 and AHB2.
The AHB2 connects with the GPIO ports. The AHB1 connects with the AHB peripherals
including two AHB-to-APB bridges which provide full synchronous connections between the
AHB1 and the two APB buses. The two APB buses connect with all the APB peripherals.