![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 54](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794054.webp)
GD32E23x User Manual
54
2.4.
Register definition
FMC base address: 0x4002 2000
2.4.1.
Wait state register (FMC_WS)
Address offset: 0x00
Reset value: 0x0000 0030
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PGW
Reserved
PFEN
Reserved
WSCNT[2:0]
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15
PGW
Program width to flash memory
0: 32-bit program width to flash memory
1: 64-bit program width to flash memory
14:5
Reserved
Must be kept at reset value
4
PFEN
Pre-fetch enable
0: Pre-fetch disable
1: Pre-fetch enable
3
Reserved
Must be kept at reset value
2:0
WSCNT[2:0]
Wait state counter register
These bits set and reset by software.
000: 0 wait state added
001: 1 wait state added
010: 2 wait state added
011 ~ 111: Reserved
2.4.2.
Unlock key register (FMC_KEY)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)