![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 156](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794156.webp)
GD32E23x User Manual
156
This bit is set and reset by software
0: no effect
1: hold the TIMER 5 counter for debugging when the core is halted
18:17
Reserved
Must be kept at reset value
16
I2C1_HOLD
I2C1 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C1 SMBUS timeout for debugging when the core is halted
15
I2C0_HOLD
I2C0 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C0 status to avoid SMBUS timeout for debugging when the core is
halted
14:13
Reserved
Must be kept at reset value
12
TIMER2_HOLD
TIMER 2 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 2 counter for debugging when the core is halted
11
Reserved
Must be kept at reset value
10
TIMER0_HOLD
TIMER 0 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 0 counter for debugging when the core is halted
9
WWDGT_HOLD
WWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the WWDGT counter clock for debugging when the core is halted
8
FWDGT_HOLD
FWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the FWDGT counter clock for debugging when the core is halted
7:3
Reserved
Must be kept at reset value
2
STB_HOLD
Standby mode hold bit
This bit is set and reset by software
0: no effect
1: In the standby mode, the clock of AHB bus and system clock are provided by
CK_IRC8M, a system reset generated when exiting standby mode
1
DSLP_HOLD
Deep-sleep mode hold bit