![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 154](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794154.webp)
GD32E23x User Manual
154
When the DSLP_HOLD bit in DBG control register 0 (DBG_CTL0) is set, and entering the
Deep-sleep mode, the clock of AHB bus and system clock are provided by CK_IRC8M, and
the debugger can debug in Deep-sleep mode.
When the SLP_HOLD bit in DBG control register 0 (DBG_CTL0) is set, and entering the
sleep mode, the clock of AHB bus for CPU is not closed, and the debugger can debug in
sleep mode.
9.3.2.
Debug support for TIMER, I2C, RTC, WWDGT and FWDGT
When the core is halted and the corresponding bit in DBG control register 0 or DBG control
register 1 (DBG_CTL0 or DBG_CTL1) is set, the following events occur.
For TIMER, the timer counters are stopped and held for debugging.
For I2C, SMBUS timeout is held for debugging.
For RTC, the counter is stopped for debugging.
For WWDGT or FWDGT, the counter clock is stopped for debugging.