![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 319](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794319.webp)
GD32E23x User Manual
319
110: PWM mode 0. When counting up, O2CPRE is high when the counter is smaller
than TIMERx_CH2CV, and low otherwise. When counting down, O2CPRE is low
when the counter is larger than TIMERx_CH2CV, and high otherwise.
111: PWM mode 1. When counting up, O2CPRE is low when the counter is smaller
than TIMERx_CH2CV, and high otherwise. When counting down, O2CPRE is high
when the counter is larger than TIMERx_CH2CV, and low otherwise.
If configured in PWM mode, the O2CPRE level changes only when the output
compare mode is adjusted from
“Timing” mode to “PWM” mode or the comparison
result changes.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH2MS bit-filed is 00(COMPARE MODE).
3
CH2COMSEN
Channel 2 compare output shadow enable
When this bit is set, the shadow register of TIMERx_CH2CV register, which updates
at each update event will be enabled.
0: Channel 2 output compare shadow disable
1: Channel 2 output compare shadow enable
The PWM mode can be used without verifying the shadow register only in single
pulse mode (when SPM=1)
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH0MS bit-filed is 00.
2
CH2COMFEN
Channel 2 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output will be accelerated if the channel is configured in PWM1 or
PWM2 mode. The output channel will treat an active edge on the trigger input as a
compare match, and CH2_O is set to the compare level independently from the
result of the comparison.
0: Channel 2 output quickly compare disable.
1: Channel 2 output quickly compare enable.
1:0
CH2MS[1:0]
Channel 2 I/O mode selection
This bit-field specifies the work mode of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH2EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 2 is programmed as output mode
01: Channel 2 is programmed as input mode, IS2 is connected to CI2FE2
10: Channel 2 is programmed as input mode, IS2 is connected to CI3FE2
11: Channel 2 is programmed as input mode, IS2 is connected to ITS.
Note:
When CH2MS[1:0]=11, it is necessary to select an internal trigger input
through TRGS bits in TIMERx_SMCFG register.
Input capture mode:
Bits
Fields
Descriptions