![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 455](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794455.webp)
GD32E23x User Manual
455
1: Enable CTS hardware flow control
This bit field cannot be written when the USART is enabled (UEN=1).
8
RTSEN
RTS enable
0: Disable RTS hardware flow control
1: Enable RTS hardware flow control. Data can be requested only when there is
space in the receive buffer
This bit field cannot be written when the USART is enabled (UEN=1).
7
DENT
DMA enable for transmission
0: Disable
1: Enable
6
DENR
DMA enable for reception
0: Disable
1: Enable
5
SCEN
Smartcard mode enable
0: Disable Smartcard mode
1: Enable Smartcard mode
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved in USART1.
4
NKEN
NACK enable in Smartcard mode
0: Disable NACK transmission when parity error
1: Enable NACK transmission when parity error
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved in USART1.
3
HDEN
Half-duplex enable
0: Disable Half duplex mode
1: Enable Half duplex mode
This bit field cannot be written when the USART is enabled (UEN=1).
2
IRLP
IrDA low-power
0: Normal mode
1: Low-power mode
This bit field cannot be written when the USART is enabled (UEN=1).
1
IREN
IrDA mode enable
0: Disable IrDA
1: Enable IrDA
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved in USART1.
0
ERRIE
Error interrupt enable
0: Disable error interrupt
1: Enable error interrupt. An interrupt will occur whenever the FERR bit or the