![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 405](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794405.webp)
GD32E23x User Manual
405
software.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8
Reserved
Must be kept at reset value.
7
BRKIF
Break interrupt flag
When the break input is inactive, the bit is set by hardware.
When the break input is inactive, the bit can be cleared by software.
0: No active level break has been detected.
1: An active level has been detected.
6
Reserved
Must be kept at reset value
5
CMTIF
Channel commutation interrupt flag
This flag is set by hardw
are when channel’s commutation event occurs, and
cleared by software
0: No channel commutation interrupt occurred
1: Channel commutation interrupt occurred
4:2
Reserved
Must be kept at reset value
1
CH0IF
Channel 0 ‘s capture/compare interrupt flag
This flag is set by hardware and cleared by software. When channel 0 is in input
mode, this flag is set when a capture event occurs. When channel 0 is in output
mode, this flag is set when a compare event occurs.
0: No Channel 0 interrupt occurred
1: Channel 0 interrupt occurred
0
UPIF
Update interrupt flag
This bit is set by hardware on an update event and cleared by software.
0: No update interrupt occurred
1: Update interrupt occurred
Software event generation register (TIMERx_SWEVG)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
BRKG
Reserved
CMTG
Reserved
CH0G
UPG
w
w
w
w