![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 258](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794258.webp)
GD32E23x User Manual
258
Figure 14-27. Single pulse mode TIMERx_CHxCV=4, TIMERx_CAR=99
TIMER_CK
(PSC_CLK)
CEN
CNT_REG
0
1
2
3
4
5
.
98
99
00
OxCPRE
CI3
Under SPM, counter stop
Timers interconnection
Timer can be configured as interconnection, that is, one timer which operate in the master
mode outputs TRGO signal to control another timer which operate in the slave mode, TRGO
include reset evevt, start evevt, update evevt, capture/compare pulse evevt, compare evevt.
slave timer received the ITIx and performs the corresponding mode, include internal clock
mode, quadrature decoder mode, restart mode, pause mode, event mode, external clock
mode.
Figure 14-28. TIMER0 Master/Slave mode timer example
s
hows the timer0 trigger
selection when it is configured in slave mode.