![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 119](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794119.webp)
GD32E23x User Manual
119
6.4.
Register definition
GPIOA base address: 0x4800 0000
GPIOB base address: 0x4800 0400
GPIOC base address: 0x4800 0800
GPIOF base address: 0x4800 1400
6.4.1.
Port control register (GPIOx_CTL, x=A..C,F)
Address offset: 0x00
Reset value: 0x2800 0000 for port A; 0x0000 0000 for others.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CTL15[1:0]
CTL14[1:0]
CTL13[1:0]
CTL12[1:0]
CTL11[1:0]
CTL10[1:0]
CTL9[1:0]
CTL8[1:0]
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CTL7[1:0]
CTL6[1:0]
CTL5[1:0]
CTL4[1:0]
CTL3[1:0]
CTL2[1:0]
CTL1[1:0]
CTL0[1:0]
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
CTL15[1:0]
Pin 15 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
29:28
CTL14[1:0]
Pin 14 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
27:26
CTL13[1:0]
Pin 13 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
25:24
CTL12[1:0]
Pin 12 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
23:22
CTL11[1:0]
Pin 11 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
21:20
CTL10[1:0]
Pin 10 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
19:18
CTL9[1:0]
Pin 9 configuration bits