![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 157](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794157.webp)
GD32E23x User Manual
157
This bit is set and reset by software
0: no effect
1: In the Deep-sleep mode, the clock of AHB bus and system clock are provided by
CK_IRC8M
0
SLP_HOLD
Sleep mode hold bit
This bit is set and reset by software
0: no effect
1: In the sleep mode, the clock of AHB is on.
9.4.3.
Control register 1 (DBG_CTL1)
Address offset: 0x08
Reset value: 0x0000 0000; power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
TIMER16
_HOLD
TIMER15
_HOLD
TIMER14
_HOLD
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RTC_HO
LD
Reserved
rw
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value
18
TIMER16_HOLD
TIMER 16 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 16 counter for debugging when the core is halted
17
TIMER15_HOLD
TIMER 15 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 15 counter for debugging when the core is halted
16
TIMER14_HOLD
TIMER 14 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 14 counter for debugging when the core is halted
15:11
Reserved
Must be kept at reset value
10
RTC_HOLD
RTC hold bit
This bit is set and reset by software
0: no effect
1: hold the RTC counter for debugging when the core is halted