![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 189](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794189.webp)
GD32E23x User Manual
189
Table 12-1. Min/max FWDGT timeout period at 40 kHz (IRC40K)
Prescaler divider
PSC[2:0] bits
Min timeout (ms) RL[11:0]=
0x000
Max timeout (ms) RL[11:0]=
0xFFF
1 / 4
000
0.025
409.525
1 / 8
001
0.025
819.025
1 / 16
010
0.025
1638.025
1 / 32
011
0.025
3276.025
1 / 64
100
0.025
6552.025
1 / 128
101
0.025
13104.025
1 / 256
110 or 111
0.025
26208.025
The FWDGT timeout can be more accurately by calibrating the IRC40K.
Note:
When after the execution of watchdog reload operation, if the MCU needs enter the
deepsleep / standby mode immediately, (more than 3) IRC40K clock intervals must be
inserted in the middle of reload and deepsleep / standby mode commands by software
setting.