GD32E23x User Manual
428
Note:
IFRP_OUT has one APB clock delay from TIMER16_CH0.
Figure 15-2. IFRP output timechart 2
TIMER16_CH0
IFRP_OUT
TIMER15_CH0
Note:
Carrier (TIMER15_CH0)’s duty cycle can be changed, and IFRP_OUT has inverted
relationship with TIMER16_CH0 when TIMER15_CH0 is high.
Figure 15-3. IFRP output timechart 3
TIMER16_CH0
IFRP_OUT
TIMER15_CH0
Note:
IFRP_OUT will keep the integrity of TIMER16_CH0, even if evelope signal
(TIMER15_CH0) is no active.