![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 248](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794248.webp)
GD32E23x User Manual
248
Figure 14-16. Timing chart of EAPWM
0
CHxVAL
CAR
PWM MODE0
PWM MODE1
Cx OUT
Cx OUT
Interrupt signal
CHxIF
Figure 14-17. Timing chart of CAPWM
0
CHxVAL
CAR
PWM MODE0
Cx OUT
PWM MODE1
Cx OUT
Interrupt signal
CHxIF
CAM=2'b01 down only
CAM=2'b10 up only
CHxIF
CAM=2'b11 up/down
CHxIF
Channel output prepare signal
As is shown in
Figure 14-13. Channel output compare principle (with complementary
when TIMERx is configured in compare match output mode,a middle signal
which is OxCPRE signal (Channel x output prepare signal) will be generated before the
channel outputs signal. The OxCPRE signal type is defined by configuring the CHxCOMCTL
bit. The OxCPRE signal has several types of output function. These include keeping the