Functional Description
10-20
ADSP-214xx SHARC Processor Hardware Reference
Logic Level Frame Syncs
Frame sync signals may be active high or active low (for example,
inverted). The
LFS
/
LMFS
bit in the
SPCTLx
registers selects the logic level of
the frame sync signals as active low (inverted) if set (=1) or active high if
cleared (=0). Active high (=0) is the default.
Data-Independent Frame Sync
When
DIFS
= 0 and
SPTRAN
= 1, the internally-generated transmit frame
sync is only output when a new data word has been loaded into the
SPORT channel’s transmit buffer. Once data is loaded into the transmit
buffer, it is not transmitted until the next frame sync is generated. This
mode of operation allows data to be transmitted only at specific times.
When
DIFS
= 0 and
SPTRAN
= 0, a receive
SPORTx_FS
signal is generated
only when receive data buffer status is not full.
The data-independent frame sync mode allows the continuous generation
of the
SPORTx_FS
signal, with or without new data in the buffers. The
DIFS
bit of the
SPCTLx
control register configures this option. When
DIFS
= 1
and
SPTRAN
= 1, a transmit
SPORTx_FS
signal is generated regardless of the
transmit data buffer status. When
DIFS
= 1 and
SPTRAN
= 0, a receive
SPORTx_FS
signal is generated regardless of the receive data buffer status.
Note that the SPORT DMA controller typically keeps the transmit buffer
full. The application is responsible for filling the transmit buffers with
data.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...