Peripherals Routed Through the DPI
A-268
ADSP-214xx SHARC Processor Hardware Reference
Table A-145. TWIIMASK Register Bit Descriptions (RW)
Bit
Name Description
0
TWISINIT
Slave Transfer Initiate Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
1
TWISCOMP
Slave Transfer Complete Interrupt.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
2
TWISERR
Slave Transfer Error Interrupt.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
3
TWISOVF
Slave Overflow Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
4
TWIMCOM
Master Transfer Complete Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
5
TWIMERR
Master Transfer Error Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
6
TWITXINT
Transmit FIFO Service Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
7
TWIRXINT
Receive FIFO Service Interrupt Enable.
0 = The corresponding interrupt source is prevented from asserting
the interrupt output.
1 = The corresponding interrupt source asserts the interrupt output.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...