Peripherals Routed Through the DAI
A-176
ADSP-214xx SHARC Processor Hardware Reference
Table A-90. IDP_CTL0 Register Bit Descriptions (RW)
Bits
Name
Description
3–0
IDP_NSET
Threshold Interrupt.
The contents of the IDP_NSET bits
represent a threshold number of entries (N) in the FIFO.
When the FIFO fills to a point where it has more (N+1) than
N words (data in FIFO exceeds the value set in the
IDP_NSET bit field), a DAI interrupt is generated. This DAI
interrupt corresponds to the IDP_FIFO_GTN_INT bit in
DAI_IRPTL_x registers.
Only the core can use this N threshold interrupt to detect
when data needs to be read. The maximum IDP_NSET= 7,
otherwise no interrupt is generated.
4
IDP_BHD
IDP Buffer Hang Disable.
Reads of an empty FIFO or writes
to a full FIFO to cause a core hang. This condition continues
until the FIFO has valid data (in the case of reads) or the
FIFO has at least one empty location (in the case of writes).
This can be used in debug operations.
0 = Core hang is enabled
1 = Core hang is disabled
5
IDP_DMA_EN
DMA Enable.
Enables DMA on all IDP channels. This bit is
the global control for standard and ping-pong DMA.
0 = Channel disabled
1 = Channel enabled
6 (WOC)
IDP_CLROVR
FIFO Overflow Clear Bit.
Clears the SRU_OVFx bits.
7
IDP_EN
Enable IDP.
This bit enables the IDP. This is a global control
bit. This bit needs to be set for all operations modes including
DMA.When this bit is cleared (= 0), the IDP is disabled, and
data cannot move to the IDP_FIFO.
Writing a 1 to bit 31 of the IDP_CTL1 register also flushes
the FIFO. To enable the IDP for DMA, two separate bits in
two different registers must be set. The first are the global
IDP_EN and IDP_DMA_EN bits in the IDP_CTL0 register
and the second are the specific channel enable bits, located in
the IDP_CTL1 register.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...