ADSP-214xx SHARC Processor Hardware Reference
8-11
Media Local Bus
The lower 14 bits (00 0001 0000 0000) and the 2 reserved bits “00” are
written in the
MLB_CNBCRx
register (write 0000 0100 0000 0000 = 0x0400
to bits 31–16 in the
MLB_CNBCRx
register for the start address or bits 15–0
for the end address). The remaining higher 5 bits (1 0000) are written in
one of the the base address registers, depending on the transfer mode. For
example, if using synchronous mode, write bits 31–16 = 0x0010 for
receive and bits 15–0 for transmit in the
MLB_SBCR
register.
The base address registers and offset registers use round robin arbitration
to determine which logical channel is granted access to the DMA bus.
more information, see “Programming Model” on page 8-16.
Ping-Pong DMA
Logical channels operate in ping-pong DMA mode when the channel
mode select bits (
MLB_CECRx
register bits 25–26) = 00. When MLB is con-
figured in ping-pong mode, the
MLB_CCBCRx
and
MLB_CNBCRx
registers are
used to configure and monitor the system memory current buffer and next
buffer respectively. Ping-pong DMA is available for all data types.
When receiving and transmitting asynchronous and control packet data,
the current buffer and next buffer are independent internal memory buf-
fers. This allows hardware to support the ping-pong buffering. Each buffer
is addressed using two 16-bit address fields in the
MLB_CNBCRx
and
MLB_CCBCRx
registers as described below.
• Next Buffer Start Address – CNBCRx.BSA – beginning of next
buffer in internal memory
• Next Buffer End Address – CNBCRx.BEA – ending of next buffer
in internal memory
• Buffer Current Address – CCBCRx.BCA – beginning of current
buffer in internal memory
• Buffer Final Address – CCBCRx.BFA – ending of current buffer in
internal memory
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...