Power-Up Sequence
22-8
ADSP-214xx SHARC Processor Hardware Reference
Normal Mode
The normal mode is the regular mode and is effective if the
PLLBP
bit is
cleared. In normal mode the PLL has locked and multiplies
CLKIN
to the
desired VCO clock. The output clock generator post divides and provides
the clock tree to the I/O.
The change of PLL frequency can happen at any time (for example
after power-up or during operation).
Clocking Golden Rules
The five rules below should be followed to ensure proper processor
operation.
1. After power-up the
CLK_CFG
pins should not exceed the maximum
core speed.
2. Software should guarantee minimum/maximum
CCLK
speed.
3. Software should guarantee maximum VCO clock speed.
4. Bypass requires 4096
CLKIN
cycles.
5. Post divider changes require 14
CCLK
cycles.
Power-Up Sequence
The proper power-up sequence is critical to correct processor operation as
described in the following sections.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...