ADSP-214xx SHARC Processor Hardware Reference
A-267
Registers Reference
Interrupt Enable Register (TWIIMASK)
The TWI interrupt mask register (
TWIIMASK
, shown in
described in
) enables interrupt sources to assert the interrupt
output. Each enable bit corresponds with one interrupt latch bit in the
TWI interrupt latch register (
TWIIRPTL
). Reading and writing the
TWIIMASK
register does not affect the contents of the
TWIIRPTL
register.
5
TWIMERR
Master Transfer Error.
0 = No errors detected
1 = A master error occurred. The conditions surrounding the error
are indicated by the master status register (TWIMSTAT).
6
TWITXINT
Transmit FIFO Service.
0 = No errors detected
1 = The transmit FIFO buffer has one or two 8-bit locations avail-
able to be written. If TWITXINT2 is 0, this bit is set each time
TWITXS is updated to either 01 or 00. If TWITXINT2 is 1, this bit
is set each time TWITXS is updated to 00.
7
TWIRXINT
Receive FIFO Service.
0 = No errors detected
1 = The receive FIFO buffer has one or two 8-bit locations contain-
ing data to be read. If TWIRXINT2 is 0, this bit is set each time
TWIRXS is updated to either 01 or 11. If RTWIRXINT2 is 1, this
bit is set each time TWIRXS is updated to 11.
Figure A-154. TWIIMASK Register
Table A-144. TWIIRPTL Register Bit Descriptions (W1X) (Cont’d)
Bit
Name Description
TWI
S
INIT
TWI
S
COMP
TWI
S
ERR
TWI
S
OVF
TWIRXINT
TWITXINT
TWIMERR
TWIMCOM
S
lave Transfer Initiate Interrupt Ena
b
le
S
lave Transfer Complete Interrupt Ena
b
le
S
lave Transfer Error Interrupt Ena
b
le
S
lave Overflow Interrupt Ena
b
le
Receive FIFO
S
ervice Interrupt Ena
b
le
Transmit FIFO
S
ervice Interrupt Ena
b
le
Master Transfer Complete Interrupt Ena
b
le
Master Transfer Complete Interrupt Ena
b
le
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...