Peripherals Routed Through the DAI
A-168
ADSP-214xx SHARC Processor Hardware Reference
2
FSED
Frame Sync Edge Detection.
If set in multichannel mode, the
SPORTs detect an active edge of an external frame sync and start
transmitting/receiving only after that (even ifthe SPORTs are
enabled at any instant of active frame sync). This is done only when
SPORTs are programmed for external FS mode (IMFS = 0). If
cleared (reset value), behaves similar to previous SHARCs.
3
DISFSWERR
(Applies to
ADSP-2147x,
ADSP-2148x)
Disable Frame Sync Error.
If an external frame sync is of more than
one SCLK width in serial mode, a frame sync error is generated. In
late frame sync mode if a frame sync is not active during the whole
transmission/reception a frame sync error is generated. If this bit is
set, the frame sync error is generated only on an active edge of pre-
mature frame sync during valid data transmission/reception. An
error is not generated even if the frame sync is of more than one
SCLK width or if it is not active throughout the transmit/receive in
late frame sync mode.
4
DISTUVERR
(Applies to
ADSP-2147x,
ADSP-2148x)
Disable Underflow Error.
If single channel is enabled in multichan-
nel mode, and if a premature frame sync occurs (for example: word
length = 16 bits, frame sync duration 14 SCLK) during the trans-
mission of last word in a DMA, then the TX underflow error bit is
set (DERR_x bit), even though this premature frame sync does not
cause any underflow and the SPORT does not try to drive data for
this premature frame sync. If this bit is set, no spurious TX under-
flow error is generated for this premature frame sync.
5
DISFSCNFLCT
(Applies to
ADSP-2147x,
ADSP-2148x)
Disable Frame Sync Conflict Error.
If single channel is enabled in
multichannel mode, and if frame sync duration is one less than the
word length (example word length is 16 bits and frame sync dura-
tion is 15 SCLK cycles), then every second frame sync should be
taken as invalid frame sync and no data should be transmit-
ted/received for that frame sync. However data is also transmit-
ted/received for premature frame syncs. If this bit is set, no data is
transmitted/received for premature frame syncs.
6
COMPANDEN
(Applies to
ADSP-2147x,
ADSP-2148x)
Enable Companding on First Active Channel.
If companding for
any active channel is enabled in multichannel mode, and the first
active channel is not the zeroth channel, and companding is enabled
for the first active channel (for example channel 2), then from sec-
ond frame onwards companding for the first active channel (chan-
nel 2) does not occur. If this bit is set, companding does occur for
the first active channel, even if it is not the zeroth channel.
Table A-87. SPCTLNx Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...