Operation Modes
10-36
ADSP-214xx SHARC Processor Hardware Reference
field is a read-only status indicator. The
CHNL(6:0)
bits increment modulo
NCH(6:0)
as each channel is serviced.
Active Channel Selection Registers
Specific channels can be individually enabled or disabled to select the
words that are received and transmitted during multichannel communica-
tions. Data words from the enabled channels are received or transmitted,
while disabled channel words are ignored. Up to 128 channels are avail-
able for transmitting and receiving.
The multichannel selection registers enable and disable individual chan-
nels. The registers for each serial port are shown in
.
Each of the four multichannel enable and compand select registers are 32
bits in length. These registers provide channel selection for 128 (32 bits x
4 channels = 128) channels. Setting a bit enables that channel so that the
serial port selects its word from the multiple-word block of data (for either
receive or transmit). For example, setting bit 0 for TX SPORT0 and TX
SPORT7 (
MT0CS0
or
MT7CS0
) selects channel 0, setting bit 12 selects chan-
nel 12, and so on. Setting bit 0 for TX SPORT0 and TX SPORT7
(
MT0CS1
or
MT7CS1
) selects channel 32, setting bit 12 selects channel 44,
and so on.
Companding Selection
Companding may be selected on a per-channel basis. Setting a bit to 1 in
any of the multichannel registers (
MTxCCSy
or
MRxCCSy
) specifies that the
data be companded for that channel. A-law or
μ
-law companding can be
selected using the
DTYPE
bit in the
SPCTLx
control registers. SPORTA1, 3,
5 and 7 expand selected incoming time slot data, while SPORTA0, 2, 4
and 6 can compress the data.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...