ADSP-214xx SHARC Processor Hardware Reference
3-107
External Port
the internal count register (
ICEPx
), and is the same for every tap. The
read/write pointer in external index register (
EIEPx
) serves as the index
address for these read/writes.
TL[N] is the first tap list entry in the internal memory as pointed by the
TPEP
, the tap list pointer. The tap list entries are 27-bit signed integers.
Therefore, for each read/write block, the DMA state machine fetches the
offset from the tap list. The offset is added to the
EIEP
value to get the
start address of the next block. The external addresses are circular buffered
if circular buffering is enabled (
).
Once the
ICEP
register for the final tap decrements to zero (both
TCEP
and
ICEP
are zero), then the tap list DMA access is complete and the DMA
completion interrupt is generated (if chaining is enabled the interrupt
depends on the
PCI
bit setting).
The write back mode (
WRBEN
bit) is not applicable for tap list based DMA
(as the addressing is pre-modify, and therefore the
EIEP
value coincides
with the TCB value even at the end of DMA). So even if the
WRBEN
bit is
set in tap list DMA mode, the write backs do not occur.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...