ADSP-214xx SHARC Processor Hardware Reference
13-13
Sony/Philips Digital Interface
In SCDF mode, the transmitter sends successive audio samples of the
same signal across both sub frames, instead of channel A and B. The trans-
mitter will transmit at half the sample rate of the input bit stream. The
DIT_SCDF
bit (bit 4 in the
DITCTL
register selects SCDF mode. When in
SCDF mode, the
DIT_SCDF_LR
bit (bit 5 in the
DITCTL
register) register
decides whether left or right channel data is transmitted.
S/PDIF Receiver
) is compliant with all common serial
digital audio interface standards including IEC-60958, IEC-61937,
AES3, and AES11. These standards define a group of protocols that are
commonly associated with the S/PDIF interface standard defined by
AES3, which was developed and is maintained by the Audio Engineering
Society. The AES3 standard effectively defines the data and status bit
structure of an S/PDIF stream. AES3-compliant data is sometimes
referred to as AES/EBU compliant. This term highlights the adoption of
the AES3 standard by the European Broadcasting Union.
Functional Description
The S/PDIF receiver is enabled at default to receive in two-channel
mode. If the receiver is not used, programs should disable the
receiver as the digital PLL may produce unwanted switching noise.
If the receiver is not used, programs should disable the digital PLL to
avoid unnecessary switching. This is accomplished by writing into the
DIR_RESET
bit in the
DIRCTL
register. In most cases, when the S/PDIF
receiver is used, this register does not need to be changed. After the SRU
programming is complete, write to the
DIRCTL
register with control values.
At this point, the receiver attempts to lock.
For a detailed description of this register, see
.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...