Peripherals Routed Through the DPI
A-254
ADSP-214xx SHARC Processor Hardware Reference
Clock Divider Register (TWIDIV)
During master mode operation, the SCL clock divider register (
TWIDIV
create the high and low durations of the serial clock (
SCL
). Serial clock fre-
quencies can vary from 400 KHz to less than 20 KHz. The resolution of
the clock generated is 1/10 MHz or 100 ns.
Table A-136. TWIMITR Register Bit Descriptions (RW)
Bit
Name
Description
0–6
PRESCALE
Prescale
. The number of peripheral clock (PCLK) periods used in the
generation of one internal time reference. The value of PRESCALE must
be set to create an internal time reference with a period of 10 MHz. This
is represented as a 7-bit binary value.
7
TWIEN
TWI Enable.
This bit must be set for slave or master mode operation. It
is recommended that this bit be set at the time PRESCALE is initialized
and remain set. This guarantees accurate operation of bus busy detection
logic.
0 = Disable TWI
1 = Enable TWI master and slave mode operation
Figure A-144. TWIDIV Register
Table A-137. TWIDIV Register Bit Descriptions (RW)
Bit
Name
Description
7–0
CLKLOW
Clock Low.
Number of internal time reference periods the serial clock
(TWI_CLK) is held low. Represented as an 8-bit binary value.
15–8
CLKHI
Clock High.
Number of internal time reference periods the serial
clock (TWI_CLK) waits before a new clock low period begins (assum-
ing a single master). Represented as an 8-bit binary value.
CLKLOW (7–0)
CLKHI (15–
8
)
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...