ADSP-214xx SHARC Processor Hardware Reference
xix
Contents
N >= 512, No Repeat ........................................................ 6-24
Configure the FFT Control Register .............................. 6-24
Vertical FFT Configuration ........................................... 6-25
Special Buffer Configuration ......................................... 6-25
Horizontal FFT Configuration ...................................... 6-26
N >= 512, Repeat ............................................................. 6-26
Debug Mode ..................................................................... 6-27
Write to Local Memory ................................................. 6-27
Read from Local Memory .............................................. 6-28
FIR Accelerator ........................................................................... 6-28
Features ................................................................................. 6-28
Register Overview ................................................................. 6-29
Clocking ............................................................................... 6-29
Functional Description .......................................................... 6-30
Compute Block ................................................................. 6-31
Partial Sum Register .......................................................... 6-32
Delay Line Memory .......................................................... 6-33
Coefficient Memory .......................................................... 6-33
Prefetch Data Buffer ......................................................... 6-33
Processing Output ............................................................. 6-34
Internal Memory Storage ................................................... 6-35
Coefficients and Input Buffer Storage ............................ 6-35
Operating Modes ................................................................... 6-37
Single Rate Processing ....................................................... 6-37
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...