ADSP-214xx SHARC Processor Hardware Reference
4-21
Link Ports—ADSP-2146x
LSRs are gated by mask bits and then ORed together to generate the link
service request interrupt. The
LSRQ
interrupt requests may be masked by
the receive (
LRRQ_MSK
) or transmit (
LTRQ_MSK
) bits of the
LCTLx
register.
When the mask bit is set, the interrupt is allowed to pass into the inter-
rupt priority encoder. The maximum latency between asserting the
LCLK
or
LACK
signals and latching an interrupt is 2 to 3
PCLK
cycles.
The interrupt routine must read the
LSTATx
register to determine which
link port to service and whether it is a transmit or receive request. The
link service request status of the port is set whenever the port is not enable
and one of
LxACK
or
LxCLK
is asserted high.
If link service requests are in use, they should be masked out when the
assigned link buffers are being enabled, disabled, or when the link port is
being unassigned in
LCTLx
register. Otherwise, spurious service requests
may be generated.
To avoid the possibility of spurious interrupts, programs can mask
the LSRQ interrupts and poll the appropriate request status bits
until it is cleared and then unmask the interrupt.
Debug Features
The following sections provide information on features that help in
debugging link port software.
Shadow Register
The shadow status register can be read without clearing the interrupt bits.
For more information, see “Link Port Registers” on page A-63.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...