Peripherals Routed Through the DPI
A-240
ADSP-214xx SHARC Processor Hardware Reference
Status (SPISTAT, SPISTATB) Registers
The
SPISTAT
and
SPISTATB
registers are used to detect when an SPI trans-
fer is complete, if transmission/reception errors occur, and the status of
the
TXSPI
and
RXSPI
FIFOs. The bit settings for these registers are shown
in
and described in
Figure A-134. SPISTAT, SPISTATB Registers
Table A-125. SPISTAT Register Bit Descriptions (RO)
Bit
Name
Description
0 (RO)
SPIF
SPI Transmit or Receive Transfer Complete.
SPIF is set
when an SPI single-word transfer is complete.
1 (W1C)
MME
Multimaster Error or Mode-Fault Error.
MME is set in a
master device when some other device tries to become the
master. In multimaster mode, if the
SPIDS
input signal of a
master is asserted (low) an error has occurred. This means
that another device is also trying to be the master. Clears the
SPIMME bit.
2 (W1C)
TUNF
Transmission Error.
TUNF is set when transmission occurred
with no new data in TXSPI register.
The TUNF bit (2) is set when all of the conditions of trans-
mission are met and there is no new data in TXSPI (TXSPI is
empty). In this case, the transmission contents depend on the
state of the SENDZ bit in the SPICTL register. Clears the
SPIUNF bit.
TXCOL
S
PIF
S
PI Transaction Complete
MME
Multimaster Error
Transmit Collision Error
RX
S
TX
S
PI Data Buffer
S
tatus
ROVF
Reception Error (Overflow)
TUNF
Transmission Error (Underflow)
TX
S
RX
S
PI Data Buffer
S
tatus
S
PIFE
External Transaction Complete
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...