Peripherals Routed Through the DAI
A-164
ADSP-214xx SHARC Processor Hardware Reference
12
CKRE
Clock Rising Edge Select.
Determines clock signal to sample data
and the frame sync selection.
0 = Falling edge
1 = Rising edge
13
Reserved
14
IMFS
Internal Multichannel Frame Sync Select.
Selects whether the serial
port uses an internally generated frame sync (if set, = 1) or uses an
external frame sync (if cleared, = 0).
15
Reserved
16
LMFS/L_FIRST
Active Multichannel Frame Sync/Channel Order First.
For multi-
channel mode this bit (LMFS) selects the logic level of the (transmit
or receive) frame sync signals.
0 = Active HIGH level frame sync
1 = Active LOW level frame sync
If FSED bit in SPCTLNx register is high (=1) the SPORTs detects an
active edge of an external frame sync and starts transmitting/receiving
only after that (even if you enable SPORTs at any instant of active
frame sync). This is done only when SPORTs are programmed for
external FS mode (IMFS = 0). If FSED bit is cleared (reset value),
SPORTs behaves similar to previous SHARC processors.
For packed mode, this bit (L_FIRST) selects left or right channel
word first after valid edge.
0 = Tx/Rx on right channel first
1 = Tx/Rx on left channel first
17
Reserved
18
SDEN_A
Enable Channel A Serial Port DMA.
0 = Disable serial port channel A DMA
1 = Enable serial port channel A DMA
19
SCHEN_A
Enable Channel A Serial Port DMA Chaining.
0 = Disable serial port channel A DMA chaining
1 = Enable serial port channel A DMA chaining
Table A-86. SPCTLx Register Bit Descriptions (Packed and Multichannel)
(RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...