Functional Description
2-24
ADSP-214xx SHARC Processor Hardware Reference
A. When the transfer is completed as per the value in the count register,
the DMA restarts with the memory location indexed by B. The DMA
restarts with index A after the transfer to memory with index B is com-
pleted as per the count value. This repeats until the DMA is stopped by
resetting the DMA enable bit.
Circular Buffering DMA (FFT, FIR, IIR, External Port)
. This mode
resembles the chained DMA mode, however two additional registers (base
and length) are used. This mode performs DMA within the circular buf-
fer, which is useful for filter implementation since core interaction is
limited, conserving bandwidth.
DMA Direction
The IOP supports DMA in three directions. These are described in the
following sections.
Internal to External Memory
DMA transfers between internal memory and external memory devices use
the processor’s external port. For these types of transfers, the application
code provides the DMA controller with the internal memory buffer size,
address, and address modifier, as well as the external memory buffer size,
address, address modifier, and the direction of transfer. After setup, the
DMA transfers begin when the program enables the channel and contin-
ues until the I/O processor transfers the entire buffer to processor
memory.
shows the parameter registers for each
DMA channel.
Peripheral to Internal Memory
Similarly, DMA transfers between internal memory and serial, IDP, or
SPI ports have DMA parameters. When the I/O processor performs DMA
between internal memory and one of these ports, the program sets up the
parameters, and the I/O uses the port instead of the external bus.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...