Data Transfer Types
20-10
ADSP-214xx SHARC Processor Hardware Reference
latter clears the
DR
bit. Reading the
UARTRBR
register clears both the
address-detect and the data-ready interrupts. In non-packed mode,
when the address-detect interrupt is generated, it means that the
data is ready in the RBR buffer while in packed mode, this is not
the case.
Data Transfer Types
The UART is capable of transferring data using both the core and DMA.
Not that data packing is available using both data transfer types.
information, see “Data Packing” on page 20-8.
Data Buffers
The UART contains a single data buffer register for transmission and
reception. These buffers are described in the following sections.
Transmit Holding Registers (UARTTHR)
A write to the UART transmit holding register (
UARTTHR
) initiates the
transmit operation. The data is moved to the internal transmit shift regis-
ter (
UARTTSR
) where it is shifted out at a baud rate equal to
PCLK
/(16
×
Divisor) with start, stop, and parity bits appended as required.
All data words begin with a 1-to-0 transition start bit. The transfer of data
from the
UARTTHR
register to the transmit shift register sets the transmit
holding register empty status flag (
UARTTHRE
) in the UART line status reg-
ister (
UARTLSR
).
This 32-bit write only register uses only 18-bits. The other bits are filled
with zeros during writes. In no-pack mode (default), only the lower byte is
used—all other bits are zero filled. However in pack mode, both the high
and low bytes are used (
TX9Dx
bits are the ninth bit in
9-bit transmission mode. A write to the UART transmit holding register
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...