DDR2 DRAM Controller (ADSP-2146x)
3-60
ADSP-214xx SHARC Processor Hardware Reference
No Operation/Command Inhibit
The no operation (NOP) command to the DDR2 has no effect on opera-
tions currently in progress. When the controller is actively accessing the
DDR2 but needs to insert additional commands with no effect, the NOP
command is given.
The command inhibit command is the same as a NOP command, except
that the DDR2 is not chip-selected. When the controller is not accessing
any DDR2 external banks, the command inhibit command is given.
Address Mapping
To access DDR2, the DDR2 controller multiplexes the internal 32-bit
non-multiplexed address into three portions:
• Row address bits
• Column address bits
• Bank address bits
The non multiplexed address that is seen from the core/DMA is referred
to as IA31–0 in the following sections.
Address Translation Options
To provide flexible addressing, the
DDR2ADDRMODE
bit (bit 14) in the
DDR2CTL0
register is used to select the address mapping scheme—page
interleaving (default) or bank interleaving.
Page Interleaving Map
Programming the
DDR2ADDRMODE
bit to 0 selects the page interleaving
scheme. In this scheme consecutive pages fall in consecutive banks. The
bank address bits follow the most significant column address bits. This is
shown in
.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...