Contents
xviii
ADSP-214xx SHARC Processor Hardware Reference
Data Transfer ........................................................................ 6-15
FFT Buffers ...................................................................... 6-15
DMA Transfers ................................................................. 6-15
DMA Channels and TCB Structure .............................. 6-16
Chained DMA .............................................................. 6-16
Interrupts ............................................................................. 6-17
Interrupt Sources ............................................................. 6-18
Servicing DMA Interrupts ................................................ 6-18
Servicing MAC Status Interrupts ....................................... 6-18
FFT Performance .................................................................. 6-19
Small FFT (N is <= 256) ................................................... 6-19
Large FFT (N >= 256) ...................................................... 6-19
Vertical FFT cycles .......................................................... 6-20
Special Prod cycles ............................................................ 6-20
Horizontal FFT cycles ...................................................... 6-20
Debug Features ..................................................................... 6-20
Local Memory Access ....................................................... 6-20
Shadow Register ............................................................... 6-20
Effect Latency ....................................................................... 6-21
Write Effect Latency ......................................................... 6-21
FFT Accelerator Effect Latency ......................................... 6-21
Programming Model ............................................................. 6-21
N <= 256, No Repeat ....................................................... 6-21
N <= 256, Repeat ............................................................. 6-22
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...