ADSP-214xx SHARC Processor Hardware Reference
C-5
Audio Frame Formats
device. If the transmitter is sending 32 bits per channel to a device with
only 24 bits of internal precision, the receiver ignores the extra bits of pre-
cision by not storing the bits past the 24th bit. Likewise, if the transmitter
is sending 16 bits per channel to a receiving device with 24 bits of preci-
sion, the receiver zero-fills the missing bits. This feature makes it possible
to mix and match components of varying precision without re
configuration.
Left-Justified Mode
Left-justified mode (also known as SONY Format) is a mode where in
each frame sync cycle two samples of data are transmitted/received—one
sample on the high segment of the frame sync, the other on the low seg-
ment of the frame sync. Prior to development of the I
2
S standard, many
manufacturers used a variety of non-standard stereo modes. Some compa-
nies continue to use this mode, which is supported by many of today’s
audio front-end devices.
Programs have control over various attributes of this mode. One attribute
is the number of bits (8- to 32-bit word lengths). However, each sample of
the pair that occurs on each frame sync must be the same length.
Right-Justified Mode
Right-justified mode is a mode where in each frame sync cycle two sam-
ples of data are transmitted/received—one sample on the high segment of
the frame sync, the other on the low segment of the frame sync. Prior to
development of the I
2
S standard, many manufacturers used a variety of
non-standard stereo modes. Some companies continue to use this mode,
which is supported by many of today’s audio front-end devices.
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...