ADSP-214xx SHARC Processor Hardware Reference
6-29
FFT/FIR/IIR Hardware Modules
Register Overview
The FIR accelerator registers are described below.
Power Management Control Register (PMCTL1).
Used for FIR acceler-
ator selection. Controls the clock power down to the module if not
required.
Control Registers (FIRCTLx).
Used to configure the global parameters
for the accelerator. These include the number of channels, channel auto
iterate, DMA enable, and accelerator enable.
The
FIRCTL2
register is used to configure the channel specific parameters
such as filter TAP length, window size, sample rate conversion, up/down
sampling and ratio.
DMA Status Register (FIRDMASTAT).
Provides the status of the FIR
accelerator operation. This information includes chain pointer loading,
coefficient DMA, data preload DMA, processing in progress, window pro-
cessing complete, and all channels processing complete.
MAC Status Register (FIRMACSTAT).
Provides the status of MAC oper-
ation for all four multiply accumulators. In fixed-point mode, only the
ARIx
(adder result infinity) is used, all other bits are reserved.
Debug Control Register (FIRDEBUGCTL).
Controls the debug mode
operation of the accelerator.
Clocking
The FIR accelerator runs at the maximum speed of the peripheral clock
frequency (f
PCLK
).
www.BDTIC.com/ADI
Содержание SHARC ADSP-214 Series
Страница 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Страница 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...