CXD5602 User Manual
-
204/1010
-
3.6.5.2.36
DiffPreCnt (0xC8)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
-
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rved
Val
-
RW
bit[14:0] : Val[14:0] (Difference from other RTC Counter value)
By reading this register, you can see lower 15 bits of the difference (47 bits) (means one RTC Counter (47
bits) minus other RTC Counter (47 bits)).
3.6.5.2.37
RTC0_RTC_CTL (0x04100730)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
-
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CLK
NEG
EDG
E_E
N
Reserved
SYNC_SEL
Reserved
EXT
AL
M_P
OL
Reserved
EXTALM_S
EL
-
RW
-
RW
-
RW
-
RW
bit[1:0] : EXTALM_SEL [1:0] (External Alarm Output Select Signal)
This register selects one AlarmFlag from AlarmFlag0, AlarmFlag1, and AlarmFlag2 as an Alarm output
outside (RTC0_ExtAlm).
EXTALM_SEL
Description of Functions
0
AlarmFlag0(AlmFlg,Flg0) is used as an External Output Alarm (RTC0_ExtAlm).
1
AlarmFlag1(AlmFlg,Flg1) is used as an External Output Alarm (RTC0_ExtAlm).
2
AlarmFlag2(AlmFlg,Flg2) is used as an External Output Alarm (RTC0_ExtAlm).
3
0 is output as an External Output Alarm (RTC0_ExtAlm). (When EXTALM_POL indicates “0”)
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...