CXD5602 User Manual
-
928/1010
-
3.13.4.16
Start and Stop Sequence of ADSP
This section explains power supply, clock, and ADSP’s recommended start and stop sequence including reset
control.
Precaution:
Cortex
®
-M4 processor with FPU has multiple clocks and resets. In this section, when without specific description
hereinafter, “clock” and “reset” means clock and reset of Cortex
®
-M4 processor with FPU core.
Read-modify-write operation to registers is needed so that bits other than designated bits of the write register will
not be changed.
Perform ADSP’s start control in the following order.
step1
Turn ON the power domain PWD_APP or supply clocks if
required.
For power supply control, refer to the PMU chapter.
step2
Turn ON the power domain PWD_APP if required.
Refer to 3.13.4.16.2 section.
step3
Start the ADSP.
Refer to 3.13.4.16.3 section.
Perform the ADSP’s stop control in the following order.
step1
Stop the ADSP.
Refer to 3.13.4.16.6 section.
step2
Turn OFF the power domain PWD_APP_DSP if required.
Refer to 3.13.4.16.7 section.
step3
Stop the clock, turn OFF the power domain PWD_APP if
required.
For power supply control, refer to the PMU chapter
3.13.4.16.1
Start of Clock Supply for APP
Control the clock supply using System and I/O Processor.
Precondition
The power supply of the power domain PWD_APP must be ON. (For power supply control, refer to the
PMU chapter 3.4.)
1.
Clock supply setting for APP
Control clock division ratio and clock source using the API.
2.
Start of clock supply
APP_CKEN.APP
=1
(CK_APP supply starts)
APP_CKEN.AHB
=1 (CK_APP_AHB supply starts)
APP_CKEN.MCLK
=1 (CK_APP_MCLK supply starts (only when AUDIO is used))
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...