CXD5602 User Manual
-
497/1010
-
3.9.12.7
SCU_SEQ_REG Overview
Only sequencers in the SCU can access these registers.
The following describes 32 bit address offset which can be seen from the sequencer in the SCU. For calculating
the address to access from the sequencer in the SCU, add this Offset: 0x0000e400 to each Offset Address
(Transaction Port) in the table.
Offset: 0x0000e400
3.9.12.8
SCU_SEQ_REG Register List
Table SCU (Sensor Control Unit)-317
Offset Address
(Transaction Port)
Name
Type
Size (bits)
Description
Reset Value
0x0
EXTERNAL_STT0
RO
32
0x00000000
0x4
EXTERNAL_STT1
RO
32
0x00000000
0x8
START_CTRL
WO
32
0x00000000
0x10
ISOPSTT
RW
32
0x00000000
0x14
ISOPINT
RW
32
0x00000000
0x18
POWER_CTRL
RW
32
0x00000000
0x20
TIME_STAMP_MSB
RO
32
0x00000000
0x24
TIME_STAMP_LSB
RO
32
0x00000000
0x40
ISOPMONOUT
RW
32
0x00000000
0x44
SCU_ISOP_POWER
RW
32
0: CK_SCU
1: CK_SPI
2: CK_I2C0
3: CK_I2C1
0x00000000
0x190
TIMER_SEL
RW
32
0x00000000
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...