CXD5602 User Manual
-
311/1010
-
3.9.12
SCU Register Details
3.9.12.1
Address Offset
The following shows 32 bit address offset from the CPU. Add the following address to the offsets in the table to
calculate the address from the CPU.
Offset: 0x00190000 (Mirror: 0x04190000)
3.9.12.2
SCU_REG Internal Memory List
Table SCU (Sensor Control Unit)-107 SCU Internal Memory
Offset Address
(Transaction Port)
Name
Size (bits)
Description
0x0000 .. 0x3FFC
SEQ_IRAM
32
Inst Ram Array
Internal Sequencer Instruction Ram
Array
0x4000 .. 0x4FFC
SEQ_DRAM(SCU_RAM)
32
Internal Sequencer Data Ram Array
3.9.12.3
SCU_REG Register List
Note: Some offset addresses are listed irregularly. Be careful when you set address by calculating with the SW.
The Reserved regions are secured in the 0x50AC to 0x50AF, and 0x50C0 to 0x50CF offset addresses shown in
the following list.
Table SCU (Sensor Control Unit)-108 SCU Register List
Offset
Address
(Transaction
Port)
Name
Type
Size
(bit)
Description
Reset Value
0x5018
I2C0
RO
32
Monitors SCL/SDA/internal status of
the IP for I2C0
0x00000000
0x501C
I2C1
RO
32
Monitors SCL/SDA/internal status of
the IP for I2C1
0x00000000
0x5020
SEQ_ENABLE_ALL
RW
32
Permission/prohibition setting for
operations of whole sequencers can be
collectively controlled
0: operation is prohibited
1: operation is permitted
0x00000000
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...