CXD5602 User Manual
-
301/1010
-
PWMn_PARAM register
PWMn_CYCLE field
… sets the cycle
PWMn_PARAM register
PWMn_THRESH field
… sets the duty (L width)
PWMn_EN register
PWMn_EN field
… selects the permission of operation
PWMn_EN register
PWM_SELLn field[2:0]
… selects the ADC channel used as the
reference
PWMn_EN register
PWM_SELLn field[5:3]
… selects the PWM used as the reference
PWMn_UPDATE register
PWMn_UPDATE field
… reflects the setting update
*
PWM_PASEn register
PWM_DELAYn field
… selects the number of clocks for phase
adjustment
PWM_PASExx register
PWM_CNTENn field[15:8] … sets the capture start position (from 3 to
255)
PWM_PASExx register
PWM_CNTENn field[7:4]
… sets the number of captures (from 1 to
15)
PWM_PASEn register
PWM_CNTENn field[3:0] … sets the frequency division of the
prescaler
PWM_FUCN2 register
PWM_SEL_DISm field
… selects the PWM channels used for
combining
PWM_FUNCSEL0 register
PWM_SEL_INVm field
… selects whether or not to invert the PWM
polarity
PWM_FUNC4 register
PWM_SELm field
… “0” selects AND combining/“1” selects
OR combining
Note: The PWMn_UPDATE must be written in any of the following cases.
When the PWM_CYCLE value is changed
To synchronize with other PWMs
To synchronize with the ADC
The following table shows the maximum and minimum setting range of the output for representative clock
settings.
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...