CXD5602 User Manual
-
198/1010
-
1
Normal Alarm1 Interrupt is asserted.
bit[2] : Flg2 (Normal Alarm Flag2)
Flg2
Description of Functions
0
Normal Alarm2 Interrupt is deasserted.
1
Normal Alarm2 Interrupt is asserted.
bit[0] : ErrFlg0 (Error Alarm Flag0)
Flg0
Description of Functions
0
Error Alarm0 Interrupt is deasserted.
1
Error Alarm0 Interrupt is asserted.
bit[1] : ErrFlg1 (Error Alarm Flag1)
Flg1
Description of Functions
0
Error Alarm1 Interrupt is deasserted.
1
Error Alarm1 Interrupt is asserted.
3.6.5.2.25
DbgSetAlmPostCnt0(0x90)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Dbg
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Dbg
RW
bit[31:0] : Dbg[31:0] (Current SetAlmPostCnt0 value)
This register is used for debugging. By reading this register, you can see
SetAlmPostCnt0
value that is
currently used in RTC. By using this register, you can check whether the set value has been normally
reflected on
SetAlmPostCnt0
or not.
3.6.5.2.26
DbgSetAlmPreCnt0(0x94)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
-
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...