CXD5602 User Manual
-
1005/1010
-
HPADC
High Performance A/D
Converter
The HPADC is the A/D Converter in the CXD5602.
HOST I/F
HOST Interface
The HOST I/F is the format to communicate with the external HOST CPU.
Local AHB
---
The Local AHB is the matrix bus which connects the System and I/O Processor
with the SYS SRAM and the SYSTEM Bus.
LPADC
Low Power A/D Converter
The LPADC is the A/D Converter in the CXD5602.
NVIC
Nested Vectored
Interrupt Controller
For the NVIC, refer to the following URL.
http://infocenter.arm.com/help/topic/com.arm.doc.ddi0337e/Cihcffda.html
PMIC
Power Management IC
The PMIC is the IC to control power supply. As a companion chip for the
CXD5602, the CXD5247 is prepared. In this document, the CXD5247 is assumed
as the PMIC.
PMU
Power Management Unit
The PMU is the block that performs overall power supply control of the
CXD5602.
Refer to Chapter 3.4.
POR
Power On Reset
The POR is the reset that is enabled when power is supplied.
RCOSC
---
The RCOSC is the internal oscillator block.
Refer to Section 3.5.3.1.
RF
Radio Frequency
The RF is the frequency band of the GNSS signal.
RTC
Real Time Clock
For the RTC, refer to Chapter 3.6
SCU
Sensor Domain
The SCU is the block which is equipped with the HPADC, LPADC, and the
interface to the external sensors. Please check
エラー
!
参照元が見つかりませ
ん。
. For details, refer to Chapter 3.9.
Sleep
---
Sleep is the status that any of the power domains of the CXD5602 becomes OFF,
or any of the DSPs belonging to the power domains is not in operation.
SYSCPU
System and I/O Processor
The SYSCPU contains Cortex
®
-M0+, Interrupt input register, Timer, WDT,
SLEEPING signal monitor, and Debug function (ITM).
The Tile address converter and the memory protection unit are equipped outside
the SYSCPU.
(Refer to
エラー
!
参照元が見つかりません。
)
SYSIOP
System and IOP Domain
The SYSIOP is the functional block equipped with one Cortex
®
-M0+, to perform
a variety of controls of the CXD5602, indicated in
エラー
!
参照元が見つかり
ません。
. Refer to Section 2.5.2 as well.
SYSPLL
---
The SYSPLL is the internal PLL. Refer to Section 3.5.3.3.
SYSTEM Bus
---
The SYSTEM Bus is the BUS inside the SYSIOP.
Refer to
エラー
!
参照元が見つかりません。
.
SYS SRAM
---
The SYS SRAM is 256 KByte of SRAM inside the System and IOP Domain.
Wakeup
Wakeup is the status that the power domains of the CXD5602 becomes ON, or
the DSPs belonging to the power domains starts operations.
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...