CXD5602 User Manual
-
931/1010
-
3.14
SYSIOP Clock and Reset Control
3.14.1
Function Overiew
The System and IOP Domain (referred to as “SYSIOP” hereinafter) is responsible for overall system control.
Centered around the Arm
®
Cortex
®
-M0+, it equips IO Configuration, DMAC, RTC, a common communication
I/F that supports I2C/SPI/UART, and the HOSTIFC, etc. for communication with the external host. These are
connected together via the SYSTEM Bus.
The performance such as the transfer rate depends on the combination of the X'tal Oscillator clock frequency and
voltage mode (High Performance mode/Low Power mode). The following describes a function overview using the
X'tal Oscillator clock frequency operating at 26 MHz as an example.
The SYSIOP offers the following functions.
System and I/O Processor
This is the processor block (referred to as “SYSCPU” hereinafter) that is centered around the Arm
®
Cortex
®
-M0+.
The following functions are equipped.
Arm
®
Cortex
®
-M0+
The communication unit that performs communication between the Application Processor and CPU,
and between the GNSS DSP and CPU
Interrupt input register
Timer
AMBA
®
Design Kit (ADK) SP804
Two channel support
One Timer module for each processor (Total: Six Timers)
Watchdog Timer
AMBA
®
Design Kit (ADK) SP805
One channel for each processor (Total: Six Watchdog Timers)
System and I/O Processor Memory
256 KByte SRAM
operating frequency
High Performance mode: Up to 97.5 MHz
Low Power mode: Up to 32.5 MHz
SYSTEM Bus
A 32 bit multi-layer AHB bus matrix. Connects the blocks within the SYSIOP to each other and other Domains.
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...