CXD5602 User Manual
-
233/1010
-
0x04123504
DMACITOP1
RW
Integration Test Output Register 1
0
0x04123508
DMACITOP2
RW
Integration Test Output Register 2
0
0x0412350C
DMACITOP3
RW
Integration Test Output Register 3
0
0x04123510
|
0x041237FC
Reserved
RO
Reserved
0
0x04123800
DMACAUX0
RW
DMAC Auxury Register 0
0
0x04123804
DMACAUX1
RW
DMAC Auxury Register 1
0
0x04123808
DMACAUX2
RW
DMAC Auxury Register 2
0
0x0412380C
DMACAUX3
RW
DMAC Auxury Register 3
0
3.8.8.2
Register Descriptions
Table DMAC-9 shows the descriptions of the registers of the IDMAC.
Table DMAC-9
IDMAC Control Register Descriptions
Address
Register Name
Bit Field
Name
Type
Bit
Initial
Value
Description
0x04123000
DMACIntStatus
-
RO
[31:0]
0
Same as PL080
0x04123004
DMACIntTCStatus
-
RO
[31:0]
0
Same as PL080
0x04123008
DMACIntTCClr
-
W
[31:0]
-
Same as PL080
0x0412300C
DMACIntErrorStatus
-
RO
[31:0]
0
Same as PL080
0x04123010
DMACIntErrClr
-
W
[31:0]
-
Same as PL080
0x04123014
DMACRawIntTCStatus
-
RO
[31:0]
0
Same as PL080
0x04123018
DMACRawIntErrorSta
tus
-
RO
[31:0]
0
Same as PL080
0x0412301C
DMAEnbldChns
-
RO
[31:0]
0
Same as PL080
0x04123020
DMACSoftBReq
-
RW
[31:0]
0
Same as PL080
0x04123024
DMACSoftSReq
-
RW
[31:0]
0
Same as PL080
0x04123028
DMACSoftLBReq
-
RW
[31:0]
0
Same as PL080
0x0412302C
DMACSoftLSReq
-
RW
[31:0]
0
Same as PL080
0x04123030
DMACConfiguration
Sets the operation mode
of the DMA controller
Reserved
RO
[31:16]
0
Reserved
FSIZE
RO
[15:14]
2'b00
Can read out the FIFO size of the DMAC.
Takes the following values depending on
the configuration of the DMAC.
0: 16 byte
1: 32 byte
2: 64 byte
3: 128 byte
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...