CXD5602 User Manual
-
816/1010
-
LPADC,
HPADC
Power ON
SCU.AD
CIF
0x0018d
e40
[0]
LV_CLK_OSC
_SEL
-->
The clock source selection setting during the
high speed sampling mode
0: XOSC, 1: RCOSC
[5:4]
LV_CLK_XOS
C_DIV
-->
The frequency division setting during the use
of the XOSC as clock source
0: divided by 2
1: divided by 3
2: divided by 4
3: divided by 6
0x0018d
e44
[0]
LV_BGR_EN
1'b1
LV BGR circuit enable
0x0018d
e50
[0]
VECTOR_SEL
-->
Enable/disable of two element vector
0x0018d
e80
[0]
LV_CLK_U32_
SEL0
-->
Clock selection
0: High-speed clock
1: Low-speed clock
0x0018d
ec0
[0]
LV_CLK_U32_
SEL1
-->
Clock selection
0: High-speed clock
1: Low-speed clock
0x0018d
f80
[0]
LV_ADC0_SE
LSTAGE
1'b0
ADC0 stage selection
[7:4]
LV_ADC0_DE
LAYADJUST
4'b1100
ADC0 internal clock delay amount adjustment
signal
0x0018d
fc0
[0]
LV_ADC1_SE
LSTAGE
1'b0
ADC0 stage selection
[7:4]
LV_ADC1_DE
LAYADJUST
4'b1100
ADC0 internal clock delay amount adjustment
signal
0x0018d
f04
[7:0]
LV_RSV
8'h04
0x0018d
f00
[0]
LV_SELSTAG
E
1'b0
Stage selection
TOPREG
0x0004
[29]
WEN_LPADC
1'b1
LPADC power supply control Write Enable
[13]
LPADC
1'b1
LPADC power ON
[28]
WEN_HPADC
1'b1
HPADC power supply control Write Enable
[12]
HPADC
1'b1
HPADC power ON
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...