CXD5602 User Manual
-
75/1010
-
3.1.4.3.6
AP_CLK
The following are settings that pin P13_00 is assigned AP_CLK role.
IO_AP_CLK.ENZI
=1
IOCSYS_IOMD0.AP_CLK
=1
3.1.4.3.7
PMU_WDT
The following is a setting that pin P13_00 is assigned PMU_WDT role.
IOCSYS_IOMD0.AP_CLK
=2
3.1.4.3.8
PMU_WDT (Open Drain)
The following is a setting that pin P13_00 is assigned PMU_WDT (Open Drain) role. The pin becomes to operate
as Open Drain and outputs in negative logic.
IOCSYS_IOMD0.AP_CLK
=3
3.1.4.3.9
GNSS_1PPS_OUT
The following is a setting that pin P14_00 is assigned GNSS_1PPS_OUT role.
IOCSYS_IOMD0.GNSS_1PPS_OUT
=1
The following is a setting that pin P02_00 is assigned GNSS_1PPS_OUT role.
IOCSYS_IOMD1.HIFIRQ
=3
3.1.4.3.10
CPU_WDT
The following is a setting that pin P14_00 is assigned CPU_WDT role.
IOCSYS_IOMD0.GNSS_1PPS_OUT
=2
3.1.4.3.11
CPU_WDT (Open Drain)
The following is a setting that pin P14_00 is assigned CPU_WDT (Open Drain) role. The pin becomes to operate
as Open Drain and outputs in negative logic.
IOCSYS_IOMD0.GNSS_1PPS_OUT
=3
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...