CXD5602 User Manual
-
189/1010
-
3.6.5.2.16
SetAlmPostCnt1(0x58)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Post
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Post
RW
bit[31:0] : Post[31:0] (Comparison Value of PostCounter for
AlmFlg.Flg1
and
AlmFlg.ErrFlg1
)
This register sets Operation time (PostCounter) of Alarm1.
This register compares
SetAlm
(
Post/Pre
)
Cnt1
with RTC Counter (PostCounter and PreCounter) by using
absolute value, and generates Normal Alarm1 or Error Alarm1.
3.6.5.2.17
SetAlmPreCnt1(0x5C)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
Busy
-
RO
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rved
Pre
-
RW
bit[31:0] :Pre[14:0] (Comparison Value of PreCounter for AlmFlg.Flg1 and AlmFlg.ErrFlg1)
This register sets Operation Time (PreCounter) of the Alarm1.
It takes time to reflect a new Alarm Operation time. During reflecting, do not update the Alarm Operation
time. You can check whether it is in the process of reflecting by using Busy.
bit[16] : Busy (SetAlmPreCnt1 Write Busy status)
When
Busy
indicates “1”, the register is reflecting Alarm Operation time (means that
SetAlm(Post/Pre)Cnt1
must not be updated). Once the reflection is completed,
Busy
becomes “0”
automatically.
Busy
Description of Functions
0
Reading 0: Alarm Operation time is not set or reflected completely.
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...