CXD5602 User Manual
-
895/1010
-
and PWD_APP_AUD. The following describes each functional block of the Application Domain and the
corresponding power domains.
PWD_APP
All components of Application Domain
Including 1.5 MByte SRAM in Application memory and Application Multi-layer Bus
PWD_APP_DSP
Application & DSP processors
ADMAC
PWD_APP_SUB
Connectivity, Storage I/F and Camera, Display Interface in Application Domain
PWD_APP_AUD
Audio Codec
3.13.3
Clock Reset Control
3.13.3.1
Overview of APP Maximum Frequency
From Table APP-766 to Table APP-775 describe the APP maximum operating frequencies of the APP MAIN Bus
and the APP SUB Bus to which main functional blocks of the Application Domain are connected. Each has a
different maximum operating frequency depending on the supported XOSC frequency and the SYSPLL
oscillating frequency. In addition, element circuits such as AudioCodec, USB, eMMC, that are connected to the
APP SUB Bus, have the same maximum frequencies as the APP MAIN Bus.
For the maximum operating frequencies of external communication interfaces, refer to separate sections.
Table APP-742 XOSC (26 MHz), High Performance Mode
Clock source
XOSC
RCOSC
RTC
frequency
M Hz
195.000
156.000
26.000
8.192
0.032768
APP M AIN Bus/APP SUB Bus
M Hz
97.500
156.000
26.000
8.192
0.032768
SYSPLL
Table APP-743 XOSC (26 MHz), Low Power Mode
Clock source
XOSC
RCOSC
RTC
frequency
M Hz
195.000
156.000
26.000
8.192
0.032768
APP M AIN Bus/APP SUB Bus
M Hz
39.000
39.000
26.000
8.192
0.032768
SYSPLL
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...