CXD5602 User Manual
-
508/1010
-
3.9.12.9
SCU_FIFO_REG Overview
Offset:0x00180000 (Mirror:0x04180000)
The following describes 32 bit address offset from the CPU. For calculating the address from the CPU, add this
Offset: 0x0000e400 to each Offset Address (Transaction Port) in the table.
Offset: 0x0000e400
3.9.12.10
SCU_FIFO_REG Register List
Table SCU (Sensor Control Unit)-329 SCU_FIFO_REG Register List
Offset Address
(Transaction
Port)
Name
Type
Size (bits)
Description
Reset Value
0x0
D0_W0_S_CTRL0
RW
32
0xA0000000
0x4
D0_W0_S_CTRL1
RW
32
0x00000000
0x8
D0_W0_S_STATUS
RO
32
0x00000000
0xC
D0_W0_S_TIMSTAMP0
RO
32
0x00000000
0x10
D0_W0_S_TIMSTAMP1
RO
32
0x00000000
0x20
D0_W1_S_CTRL0
RW
32
0xA0000000
0x24
D0_W1_S_CTRL1
RW
32
0x00000000
0x28
D0_W1_S_STATUS
RO
32
0x00000000
0x2C
D0_W1_S_TIMSTAMP0
RO
32
0x00000000
0x30
D0_W1_S_TIMSTAMP1
RO
32
0x00000000
0x40
D0_W2_S_CTRL0
RW
32
0xA0000000
0x44
D0_W2_S_CTRL1
RW
32
0x00000000
0x48
D0_W2_S_STATUS
RO
32
0x00000000
0x4C
D0_W2_S_TIMSTAMP0
RO
32
0x00000000
0x50
D0_W2_S_TIMSTAMP1
RO
32
0x00000000
0x60
D0_W3_S_CTRL0
RW
32
0xA0000000
0x64
D0_W3_S_CTRL1
RW
32
0x00000000
0x68
D0_W3_S_STATUS
RO
32
0x00000000
0x6C
D0_W3_S_TIMSTAMP0
RO
32
0x00000000
0x70
D0_W3_S_TIMSTAMP1
RO
32
0x00000000
0x80
D1_W0_S_CTRL0
RW
32
0xA0000000
0x84
D1_W0_S_CTRL1
RW
32
0x00000000
0x88
D1_W0_S_STATUS
RO
32
0x00000000
0x8C
D1_W0_S_TIMSTAMP0
RO
32
0x00000000
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...