CXD5602 User Manual
-
814/1010
-
(6) Writing program to SEQ_IRAM
(7) Writing setting and initial value to SEQ_DRAM
(8) Sequencer clock stop
(9) Sequencer reset release
(10) Sequencer clock supply start
(11) SPI sequencer operation initial value set
(12) I2C0 sequencer operation initial value set
(13) I2C1 sequencer operation initial value set
(14) Sequencer boot completion wait (optional)
(15) Sequencer startup
(16) LPADC operation start
(17) HPADC0 operation start
(18 )HPADC1 operation start
3.9.13.4
SPI/I2C/ADC Control
For the settings of SPI, I2C0, I2C1, LPADC, HPADC0, and HPADC1, refer to the following Sections.
SPI sequencer operation initial settings: Section 3.9.13.6.3
I2C0 sequencer operation initial settings: Section 3.9.13.6.5
I2C1 sequencer operation initial settings: Section 3.9.13.6.5
LPADC operation parameter settings: Section 3.9.13.6.6
LPADC data output start: Section 3.9.13.6.6
LPADC conversion settings: Section 3.9.13.6.6
HPADC0 operation parameter settings: Section 3.9.13.6.7
HPADC0 data output start: Section 3.9.13.6.7
HPADC1 operation parameter settings: Section 3.9.13.6.8
HPADC1 data output start settings: Section 3.9.13.6.8
3.9.13.5
FIFO Control
For the following FIFO control procedures, refer to Section 3.9.13.6.9.
Writing side initial settings
Readout side initial settings
FIFO writing process
FIFO readout process
Transition process to FIFO (8 KByte) Retention
Transition process to FIFO (8 KByte) All On
Transition process to FIFO (8 KByte) All Off
Transition process to FIFO (32 KByte) Retention
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...