CXD5602 User Manual
-
184/1010
-
3.6.5.2.9
RdReq(0x30)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
-
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Busy
A
-
RW
bit[0] : BusyA (Read Request)
When you write “1”, this register issues a Read Request. Once the Read Request is issued, RTC Counter value
at the time when it is issued can be read from
RdPostCnt
and
RdPreCnt
.
BusyA
Description of Functions
0
Writing 0: You cannot write “0”.
1
Writing 1: issues a Read Request. After reflecting values on
RdPostCnt
and
RdPreCnt
, this register is cleared to “0” automatically when the same request
becomes possible to be issued again.
3.6.5.2.10
RdPostCnt(0x34)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Post
RO
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Post
RO
bit[31:0] : Post[31:0] (PostCounter value at the time of Read Request )
By reading this register, you can see the PostCounter value at the point of time when the read request was
issued.
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...